![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 128](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602128.webp)
Chapter 3 Memory Mapping Control (S12ZMMCV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
128
Freescale Semiconductor
•
All illegal accesses performed by an ADC or PTU module trigger error interrupts. See ADC and
PTU section for details.
NOTE
Illegal accesses caused by S12ZCPU opcode prefetches will also trigger
machine exceptions, even if those opcodes might not be executed in the
program flow. To avoid these machine exceptions, S12ZCPU instructions
must not be executed from the last (high addresses) 8 bytes of RAM,
EEPROM, and Flash.
3.4.3
Uncorrectable ECC Faults
RAM and flash use error correction codes (ECC) to detect and correct memory corruption. Each
uncorrectable memory corruption, which is detected during a S12ZCPU, ADC or PTU access triggers a
machine exception. Uncorrectable memory corruptions which are detected during a S12ZBDC access, are
captured in the RAMWF or the RDINV bit of the BDCCSRL register.