![Freescale Semiconductor KKL02Z32CAF4R Reference Manual Download Page 341](http://html1.mh-extra.com/html/freescale-semiconductor/kkl02z32caf4r/kkl02z32caf4r_reference-manual_2330635341.webp)
SC1A
ADHWTSA
ADHWTSn
C o m p a re tru e
AD
CH
co
m
pl
et
e
A D T R G
AD
CO
Control Registers
SC1n
AD
IV
AD
IC
LK
Async
Clock Gen
A D A C K E N
2
ALTCLK
ADACK
A D C K
M O D E
tra n s fe r
C V 2
CV1:CV2
Interrupt
1
A D V IN
A C F E
1
SC2
Rn
RA
CFG1,2
C L M x
CLMx
Compare true
Conversion
trigger
control
MCU STOP
ADHWT
AD0
AD23
Temp
V
REFH
V
ALTH
V
REFL
V
ALTL
AIEN
CO
CO
tri
gg
er
M
O
DE
CLPx
PG, MG
PG, MG
CLPx
Calibration
OFS
CALF
CAL
SC3
C V1
ACFGT, ACREN
D
AVGE, AVGS
ADCOFS
V
REFSH
V
REFSL
(SC2, CFG1, CFG2)
ADLSMP/ADLSTS
ADLPC/ADHSC
Control sequencer
Clock
divide
Bus clock
SAR converter
Offset subtractor
Averager
Formatting
Compare
logic
initialize
sample
convert
transfer
abort
Figure 25-1. ADC block diagram
25.2 ADC signal descriptions
The ADC module supports up to 24 single-ended inputs. The ADC also requires four
supply/reference/ground connections.
NOTE
Refer to ADC configuration section in chip configuration
chapter for the number of channels supported on this device.
Chapter 25 Analog-to-Digital Converter (ADC)
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
341