![Freescale Semiconductor KKL02Z32CAF4R Reference Manual Download Page 124](http://html1.mh-extra.com/html/freescale-semiconductor/kkl02z32caf4r/kkl02z32caf4r_reference-manual_2330635124.webp)
Table 10-1. Reference links to related information (continued)
Topic
Related module
Reference
Clocking
Register access
Peripheral bus
controller
10.2.1 Port control and interrupt module features
• 32-pin ports
NOTE
Not all pins are available on the device. See the following
section for details.
• Each port is assigned one interrupt.
The reset state and read/write characteristics of the fields within the PORTx_PCRn
registers is summarized in the table below.
Table 10-2. Port control register configuration summary
This field
of
PORTx_PC
Rn
Generally
resets to
Except for
Resets to
Configurability
PS
1
PTA0
0
Fixed—All are read only.
PE
0
PTA0 and PTA2
1
Yes—All GPIOs are
configurable
DSE
0
No exceptions—all DSE are cleared on reset.
—
4 pins are configurable for
High Drive (PTB0, PTB1,
PTA12 and PTA13). All
others are fixed for Normal
Drive and the associated
DSE bit is read only.
SRE
1
PTA2, PTA5, PTA6, PTA7, PTB0
0
No— All GPIOs are not
configurable
MUX
000
PTA0, PTA2, and PTB5
011
Yes— All GPIOs are
configurable. MSB (bit2) of
MUX is not writable and
always reads 0.
PFE
0
No exceptions—all PFE are cleared on reset.
—
The GPIO shared with
NMI_b pin is configurable.
All other GPIOs are fixed
and read only.
IRQC
000
No exceptions—all are cleared on reset.
—
Yes
ISF
0
No exceptions—all are cleared on reset.
—
—
Signal multiplexing integration
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
124
Freescale Semiconductor, Inc.