External Core Complex Interfaces
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
7-23
lists debug/emulation (Nexus 1/ OnCE) support signals. These signals assist in implementing
an on-chip emulation capability with a controller external to the
core
.
p_devt1
I
External debug event 1. Used to request an external debug event. If the core clock is disabled, this signal is not
recognized. In addition, only a transition from negated to asserted state of
p_devt1 causes an event to occur. It is
intended to signal core-related events generated while the CPU is active.
State
Meaning
Asserted—An external debug event is requested. Only a transition from negated to asserted state of
p_devt1 causes an event to occur. It is intended to signal core-related events generated while the
CPU is active.
Negated—No external debug event is requested.
Timing
Not internally synchronized by the core, and must meet setup and hold time constraints relative to
m_clk when the core clock is running.
p_devt2
I
External debug event 2. Used to request an external debug event. If the core clock is disabled, this signal is not
recognized. In addition, only a transition from negated to asserted state of
p_devt2 causes an event to occur. It is
intended to signal core-related events generated while the CPU is active.
State
Meaning
Asserted—An external debug event is requested. Only a transition from negated to asserted state of
p_devt2 causes an event to occur.
Negated—No external debug event is requested.
Timing
Not internally synchronized by the core, and must meet setup and hold time constraints relative to
m_clk when the core clock is running.
Table 7-18. Core Debug/Emulation Support Signals
Signal
Type
Description
jd_en_once
I
Enable full OnCE operation
jd_debug_b
O
Debug session indicator
jd_de_b
I
Debug request
jd_de_en
O
DE_b active high output enable
jd_mclk_on
I
CPU clock is active indicator
Table 7-17. Descriptions of Debug Events Signals (continued)
Signal
I/O
Signal Description