SYNCHRONOUS SERIAL INTERFACE (SSI)
MOTOROLA
PORT C
6 - 103
Register
Name
Register
Data
Bit Number
Reset
HW Reset
SW Reset
Individual Reset
ST Reset
CRA
PSR
15
0
0
–
–
WL(2–0)
13,14
0
0
–
–
DC(4–0)
8–12
0
0
–
–
PM(7–0)
0–7
0
0
–
–
CRB
RIE
15
0
0
–
–
TIE
14
0
0
–
–
RE
13
0
0
–
–
TE
12
0
0
–
–
MOD
11
0
0
–
–
GCK
10
0
0
–
–
SYN
9
0
0
–
–
FSL1
8
0
0
–
–
FSL0
7
0
0
–
–
SHFD
6
0
0
–
–
SCKD
5
0
0
–
–
SCD(2–0)
2–4
0
0
–
–
OF(1–0)
0,1
0
0
–
–
SSISR
RDF
7
0
0
0
0
TDE
6
1
1
1
1
ROE
5
0
0
0
0
TUE
4
0
0
0
0
RFS
3
0
0
0
0
TFS
2
0
0
0
0
IF(1–0)
0,1
0
0
0
0
RDR
RDR (23–0)
23–0
–
–
–
–
TDR
TDR (23–0)
23–0
–
–
–
–
RSR
RDR (23–0)
23–0
–
–
–
–
TSR
RDR (23–0)
23–0
–
–
–
–
Table 6-14 SSI Registers After Reset
NOTES:
1. RSR – SSI receive shift register
2. TSR – SSI transmit shift register
3. HW – Hardware reset is caused by asserting the external pin RESET.
4. SW – Software reset is caused by executing the RESET instruction.
5. IR – Individual reset is caused by SSI peripheral pins (i.e., PCC(3–8)) being configured as general-purpose I/O.
6. ST – Stop reset is caused by executing the STOP instructi
on.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..