PISA-E11 User`s Manual
47
3.4 Advanced Chipset Features
This section allows you to configure the system based on the specific
features of the installed chipset. This chipset manages bus speeds
and access to system memory resources, such as DRAM and the
external cache. It also coordinates communications between the
conventional ISA bus and the PCI bus. It must be stated that these
items should never need to be altered. The default settings have
been chosen because they provide the best operating conditions for
your system. The only time you might consider making any changes
would be if you discovered that data was being lost while using your
system.
Phoenix-Award BIOS CMOS Setup Utility
Advanced Chipset Features
DRAM Timing Selectable
[By SPD]
x CAS Latency Time
[Auto]
x Dram RAS# to CAS# Delay
[Auto]
x DRAM RAS# Precharge
[Auto]
x Precharge dealy (tRAS)
[Auto]
x System Memory Frequency
[Auto]
SLP_S4#Assertoin Width
[4 to 5 Sec]
System BIOS Cacheable
[Enabled]
Video BIOS Cacheable
[Disabled]
Memory Hole At 15M-16M
[Disabled]
**VGA Setting**
On-Chip Frame Buffer Size
[8MB]
DVMT Mode
[DVMT]
DVMT / FIXED Memory Size
[128MB]
Boot Display
[CRT+LFP]
Panel Number
[3]
LAN1 controller
[Enabled]
LAN2 controller
[Enabled]
Item Help
Menu Level
►
↑↓←
→
:
Move Enter: Select +/-/PU/PD: Value F10:Save Esc: Exit F1:General
Help F5:Previous Value F6:Fail-Safe Defaults F7:Optimized Default
(Figure 7)
Summary of Contents for PISA-E11
Page 1: ...PISA E11 Intel Core 2 Duo 945GME PISA SBC User s Manual Version 1 0 ...
Page 8: ...Contents viii PISA E11 User s Manual This page is intentionally left blank ...
Page 10: ...2 PISA E11 User s Manual Chapter 1 Features Specifications FEATURES 3 SPECIFICATIONS 4 ...
Page 17: ...PISA E11 User s Manual 9 Jumper Locations on the PISA E11 ...
Page 22: ...14 PISA E11 User s Manual Connector Locations on the PISA E11 ...
Page 38: ...30 PISA E11 User s Manual This page is intentionally left blank ...