4.2.3
Manageability Control Processor memory map
The following figure shows the N1 SDP Manageability Control Processor (MCP) memory map.
MCP memory map
Reserved
MCP QSPI APB
MCP QSPI AHB
Reserved
TMIF interface
Reserved
Code boot ROM
0x0_0000_0000
MCP I2C0 (C2C)
Reserved
MCP I2C 1 (BMC-PCC)
Code TCRAM
MCP SoC expansion
SRAM DTCRAM
Reserved
SCP2 MHU
Reserved
MCP peripherals
Reserved
Element management
peripherals
System Access Port
0x0_0080_0000
0x0_2000_0000
0x0_2100_0000
0x0_4000_0000
0x0_4560_0000
0x0_4600_0000
0x0_1600_0000
0x0_1800_0000
0x0_2100_0000
0x0_3000_0000
0x0_3400_0000
0x0_3400_1000
0x0_3FFF_E000
0x0_3FFF_F000
0x0_0100_0000
MCP SoC expansion
MCP SoC expansion
0x0_4400_0000
0x0_4800_0000
MCP SoC expansion
0x0_4C00_0000
0x0_4E00_0000
0x0_5000_0000
0x0_5080_0000
Reserved
0x0_6000_0000
0x0_6000_0000
0x0_A000_0000
System Access Port
0x0_E000_0000
Private peripheral bus - Internal
Private peripheral bus - External
0x0_E004_0000
0x0_E010_0000
Reserved
0x01_0000_0000
0x0_0100_0000
Figure 4-3 MCP memory map
The following table shows the N1 SDP MCP memory map. Undefined locations of the memory map are
reserved. Software must not attempt to access these locations.
4 Programmers model
4.2 N1 SDP memory maps
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-83
Non-Confidential - Beta