APPENDIX A LIST OF I/O REGISTERS
AP-A-54
Seiko Epson Corporation
S1C33L26 TECHNICAL MANUAL
Register name Address
Bit
Name
Function
Setting
Init. R/W
Remarks
Monochrome
Look-up Table
Register 1
(LCDC_MLUT1)
0x302094
(32 bits)
D31–28 MLUT15[3:0] Monochrome LUT entry 15 data
0x0 to 0xf
0x0 R/W
D27–24 MLUT14[3:0] Monochrome LUT entry 14 data
0x0 to 0xf
0x0 R/W
D23–20 MLUT13[3:0] Monochrome LUT entry 13 data
0x0 to 0xf
0x0 R/W
D19–16 MLUT12[3:0] Monochrome LUT entry 12 data
0x0 to 0xf
0x0 R/W
D15–12 MLUT11[3:0] Monochrome LUT entry 11 data
0x0 to 0xf
0x0 R/W
D11–8 MLUT10[3:0] Monochrome LUT entry 10 data
0x0 to 0xf
0x0 R/W
D7–4 MLUT9[3:0] Monochrome LUT entry 9 data
0x0 to 0xf
0x0 R/W
D3–0 MLUT8[3:0] Monochrome LUT entry 8 data
0x0 to 0xf
0x0 R/W
0x302100–0x30211c
DMA Controller (DMAC)
Register name Address
Bit
Name
Function
Setting
Init. R/W
Remarks
DMAC Channel
Enable Register
(DMAC_CH_EN)
0x302100
(32 bits)
D31–8 –
reserved
–
–
–
0 when being read.
D7
DMAON7
DMAC Ch.7 enable
1 Enable
0 Disable
0
R/W
D6
DMAON6
DMAC Ch.6 enable
1 Enable
0 Disable
0
R/W
D5
DMAON5
DMAC Ch.5 enable
1 Enable
0 Disable
0
R/W
D4
DMAON4
DMAC Ch.4 enable
1 Enable
0 Disable
0
R/W
D3
DMAON3
DMAC Ch.3 enable
1 Enable
0 Disable
0
R/W
D2
DMAON2
DMAC Ch.2 enable
1 Enable
0 Disable
0
R/W
D1
DMAON1
DMAC Ch.1 enable
1 Enable
0 Disable
0
R/W
D0
DMAON0
DMAC Ch.0 enable
1 Enable
0 Disable
0
R/W
DMAC Control
Table Base
Address
Register
(DMAC_TBL_
BASE)
0x302104
(32 bits)
D31–10 TBL_BASE
[31:10]
DMAC control table base address
0x0 to 0xfffffc00
(1,024-byte boundary address
within a RAM)
0x80
000
R/W
D9–0 TBL_BASE
[9:0]
Fixed at 0x0
(Cannot be altered.)
R
DMAC Interrupt
Enable Register
(DMAC_IE)
0x302108
(32 bits)
D31–8 –
reserved
–
–
–
0 when being read.
D7
DMAIE7
DMAC Ch.7 interrupt enable
1 Enable
0 Disable
0
R/W
D6
DMAIE6
DMAC Ch.6 interrupt enable
1 Enable
0 Disable
0
R/W
D5
DMAIE5
DMAC Ch.5 interrupt enable
1 Enable
0 Disable
0
R/W
D4
DMAIE4
DMAC Ch.4 interrupt enable
1 Enable
0 Disable
0
R/W
D3
DMAIE3
DMAC Ch.3 interrupt enable
1 Enable
0 Disable
0
R/W
D2
DMAIE2
DMAC Ch.2 interrupt enable
1 Enable
0 Disable
0
R/W
D1
DMAIE1
DMAC Ch.1 interrupt enable
1 Enable
0 Disable
0
R/W
D0
DMAIE0
DMAC Ch.0 interrupt enable
1 Enable
0 Disable
0
R/W
DMAC Trigger
Select Register
(DMAC_TRG_
SEL)
0x30210c
(32 bits)
D31–16 –
reserved
–
–
–
0 when being read.
D15–14 TRG_SEL7
[1:0]
Ch.7 trigger select
TRG_SEL7[1:0] Trigger source 0x0 R/W
0x3
0x2
0x1
0x0
ADC complete
reserved
USIL Tx
No hard trigger
D13–12 TRG_SEL6
[1:0]
Ch.6 trigger select
TRG_SEL6[1:0] Trigger source 0x0 R/W
0x3
0x2
0x1
0x0
USB
reserved
USIL Rx
No hard trigger
D11–10 TRG_SEL5
[1:0]
Ch.5 trigger select
TRG_SEL5[1:0] Trigger source 0x0 R/W
0x3
0x2
0x1
0x0
T16A5 Ch.
x
A
FSIO Ch.1 Tx
reserved
No hard trigger
D9–8 TRG_SEL4
[1:0]
Ch.4 trigger select
TRG_SEL4[1:0] Trigger source 0x0 R/W
0x3
0x2
0x1
0x0
T16A5 Ch.
x
B
FSIO Ch.1 Rx
reserved
No hard trigger
D7–6 TRG_SEL3
[1:0]
Ch.3 trigger select
TRG_SEL3[1:0] Trigger source 0x0 R/W
0x3
0x2
0x1
0x0
T16A5 Ch.
x
A
FSIO Ch.0 Tx
USI Tx
No hard trigger
D5–4 TRG_SEL2
[1:0]
Ch.2 trigger select
TRG_SEL2[1:0] Trigger source 0x0 R/W
0x3
0x2
0x1
0x0
T16A5 Ch.
x
B
FSIO Ch.0 Rx
USI Rx
No hard trigger
D3–2 TRG_SEL1
[1:0]
Ch.1 trigger select
TRG_SEL1[1:0] Trigger source 0x0 R/W
0x3
0x2
0x1
0x0
USB
Port
I
2
S R
No hard trigger
D1–0 TRG_SEL0
[1:0]
Ch.0 trigger select
TRG_SEL0[1:0] Trigger source 0x0 R/W
0x3
0x2
0x1
0x0
ADC complete
T16P
I
2
S L
No hard trigger