![Epson S1C17 Series Manual Download Page 82](http://html.mh-extra.com/html/epson/s1c17-series/s1c17-series_manual_107781082.webp)
S1C17 CORE MANUAL
Seiko Epson Corporation
7-23
(Rev. 1.2)
cmp %rd, sign7
Function
16-bit comparison
Standard)
rd
(15:0) -
sign7
(sign extended)
Extension 1)
rd
(15:0) -
sign16
Extension 2) Unusable
Code
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1 0 0 1 0 0
r d
sign7
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Flag
IL IE C V Z N
– –
↔
↔
↔
↔
|
|
|
| |
Mode
Src: Immediate data (signed)
Dst: Register direct
%rd
=
%r0
to
%r7
CLK
One cycle
Description
(1) Standard
cmp %rd,sign7 ;
rd - sign7
Subtracts the signed 7-bit immediate
sign7
from the contents of the
rd
register, and sets or resets
the flags (C, V, Z and N) according to the results. The
sign7
is sign-extended into 16 bits prior
to the operation. The operation is performed in 16-bit size. It does not change the contents of
the
rd
register.
(2) Extension 1
ext imm9
;
imm9(8:0) = sign16(15:7)
cmp %rd,sign7 ;
rd - sign16, sign7 = sign16(6:0)
Subtracts the signed 16-bit immediate
sign16
from the contents of the
rd
register, and sets or
resets the flags (C, V, Z and N) according to the results. The operation is performed in 16-bit
size. It does not change the contents of the
rd
register.
(3) Delayed slot instruction
This instruction may be executed as a delayed slot instruction by writing it directly after
a branch instruction with the “d” bit. In this case, extension of the immediate by the
ext
instruction cannot be performed.
Example
(1)
cmp %r0,0x3f ; Changes the flags according to the results of
; r0 - 0x3f.
(2)
ext 0x1ff
cmp %r1,0x7f ; Changes the flags according to the results of
; r1 - 0xffff.