![Epson S1C17 Series Manual Download Page 71](http://html.mh-extra.com/html/epson/s1c17-series/s1c17-series_manual_107781071.webp)
7-12
Seiko Epson Corporation
S1C17 CORE MANUAL
(REV. 1.2)
and %rd, sign7
Function
16-bit logical AND
Standard)
rd
(15:0)
←
rd
(15:0) &
sign7
(sign extended),
rd
(23:16)
←
0
Extension 1)
rd
(15:0)
←
rd
(15:0) &
sign16
,
rd
(23:16)
←
0
Extension 2) Unusable
Code
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1 0 1 0 0 0
r d
sign7
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Flag
IL IE C V Z N
– – – 0
↔
↔
|
|
|
| |
Mode
Src: Immediate data (signed)
Dst: Register direct
%rd
=
%r0
to
%r7
CLK
One cycle
Description
(1) Standard
and %rd,sign7 ;
rd
←
rd & sign7
The content of the
rd
register and the sign-extended 7-bit immediate
sign7
are logically AND’
ed, and the result is loaded into the
rd
register. The operation is performed in 16-bit size, and
bits 23–16 of the
rd
register are set to 0.
(2) Extension 1
ext imm9
;
imm9(8:0) = sign16(15:7)
and %rd,sign7 ;
rd
←
rd & sign16, sign7 = sign16(6:0)
The content of the
rd
register and the 16-bit immediate
sign16
are logically AND’ed, and the
result is loaded into the
rd
register. The operation is performed in 16-bit size, and bits 23–16 of
the
rd
register are set to 0.
(3) Delayed slot instruction
This instruction may be executed as a delayed slot instruction by writing it directly after
a branch instruction with the “d” bit. In this case, extension of the immediate by the
ext
instruction cannot be performed.
Example
(1)
and %r0,0x7e
; r0 = r0 & 0xfffe
(2)
ext 0x3f
and %r1,0x7f
; r1 = r1 & 0x1fff