U-Boot Firmware
ATCA-F120 Installation and Use (6806800D06F)
113
5.8.1
POST Routines
The following table describes in detail which POST routines are performed.
Table 5-6 POST Routines
Device
Description
CPU
Check PLL configuration (PORPLLSR register).
Check device configuration (PORDEVSR register)
FPGA
Register sanity check. The version code is checked. It must
not be 0x00 or 0xFF.
DRAM
Address line and data-line test.
Switch devices
The PCI interface is checked as follows:
z
Check for configuration space access (vendor/device
ID)
z
Perform walking-one test on first memory-mapped
register
Base interface extender/SPI
Data test on LED register page 0, offset 0x12
I2C buses
Check whether bus addresses 0x31, 0x44, 0x46, 0x47,
0x50, 0x51 are accessible on bus 0 and 0x50, 0x70 on bus 1.
RTC
Checks whether the second counter is advancing.
Compares the number of CPU ticks in one second against
the expected system clock frequency (66 MHz)
MDIO/PHY
Attempts to read model and device ID from PHY address 0..
3
TSEC network port
The PHY for each TSEC port is configured to loop back
mode, 100 and 1000 MBPS, and 10000 loop back packets
are sent and verified.
Boot flash
Flash devices are sent into CFI query mode and the query
string is verified.
User (NAND) flash
Check connectivity of NAND flash devices.
RTM
Check connectivity of 10G repeater devices on RTM
Summary of Contents for ATCA-F120
Page 6: ...ATCA F120 Installation and Use 6806800D06F Contents 6 Contents Contents ...
Page 8: ...ATCA F120 Installation and Use 6806800D06F 8 List of Tables ...
Page 10: ...ATCA F120 Installation and Use 6806800D06F 10 List of Figures ...
Page 18: ...ATCA F120 Installation and Use 6806800D06F About this Manual 18 About this Manual ...
Page 24: ...ATCA F120 Installation and Use 6806800D06F Safety Notes 24 ...
Page 120: ...U Boot Firmware ATCA F120 Installation and Use 6806800D06F 120 ...
Page 124: ...Index ATCA F120 Installation and Use 6806800D06F 124 ...
Page 125: ......