![Dini Group DN9002K10PCI User Manual Download Page 138](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740138.webp)
H A R D W A R E
The daughter card interface includes a 400-pin MEG-Array connector, made by FCI. The
daughter card header is arranged into three “Banks”, correlating to the banks of IO on the
Virtex 5 FPGA.. Each of these banks connects to one or more “IO Banks” on the Virtex 5
FPGA. This allows three different sets of voltage or timing requirements to be met on a single
daughter card simultaneously. Each Bank on the daughter card is 62 signals.
Other connections on the daughter card connector system include three dedicated, differential
clock connections for inputting global clocks from an external source, power connections, bank
VCCO power, a buffered power on reset signal.
25.1
Daughter Card Physical
The connectors used in the expansion system are FCI MEG-Array 400-pin plug, 6mm, part
#84520-102. This connector is capable of as much as 10Gbs transmission rates using
differential signaling.
All daughter card expansion headers on the DN9002K10PCI are located on the bottom side of
the PWB. This is done to eliminate the need for resolving board-to-board clearance issues,
assuming the daughter card uses no large components on the backside.
The “Plug” of the system is located on the DN9002K10PCI, and the “receptacle” is located on
the expansion board. This selection was made to give a greater height selection to the daughter
card designer.
25.1.1
Daughter Card Locations and Mounting
The 400-pin daughtercard header is located on the bottom (solder) side near the right side of the
board. Each MEG-Array header on a Dini Group product has four standard-position mountain
DN9002K10PCI User Guide
www.dinigroup.com
128
Summary of Contents for DN9002K10PCI
Page 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Page 3: ......
Page 34: ......
Page 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Page 150: ......