
29 September 1997 – Subject To Change
Hardware Interface
3–11
21164PC Signal Names and Functions
irq_h<3:0>
I
4
System interrupt requests. These signals have multiple modes
of operation. During normal operation, these level-sensitive
signals are used to signal interrupt requests. During initializa-
tion, these signals are used to set up the CPU cycle time divi-
sor for sys_clk_out1_h as follows:
lw_parity_h<3:0>
B
4
Longword parity. These signals set even INT4 parity for the
current data cycle. Refer to Section 4.12.1 for information on
the purpose of each lw_parity_h bit.
mch_hlt_irq_h
I
1
Machine halt interrupt request. This signal has multiple modes
of operation. During initialization, this signal is used to set up
sys_clk_out2_ h delay (see Table 4–3). During normal opera-
tion, it is used to signal a halt request.
osc_clk_in_h
osc_clk_in_l
I
I
1
1
Oscillator clock inputs. These signals provide the differential
clock input that is the fundamental timing of the 21164PC.
These signals are driven at the same frequency as the internal
clock frequency (clk_mode_h<1:0> = 01).
port_mode_h<1:0>
I
2
Select test port interface modes (normal, manufacturing, and
debug). For normal operation, both signals must be deasserted.
Table 3–1 21164PC Signal Descriptions
(Sheet 8 of 10)
Signal
Type Count Description
irq_h<3> irq_h<2> irq_h<1> irq_h<0>
Ratio
Low
High
Low
Low
4
Low
High
Low
High
5
Low
High
High
Low
6
Low
High
High
High
7
High
Low
Low
Low
8
High
Low
Low
High
9
High
Low
High
Low
10
High
Low
High
High
11
High
High
Low
Low
12
High
High
Low
High
13
High
High
High
Low
14
High
High
High
High
15