5–40
Internal Processor Registers
29 September 1997 – Subject To Change
Memory Address Translation Unit (MTU) IPRs
5.2.11 Dstream Translation Buffer Invalidate All Process (DTB_IAP)
Register (209)
DTB_IAP is a write-only register. Any write operation to this register invalidates all
data translation buffer (DTB) entries in which the address space match (ASM) bit is
equal to zero.
5.2.12 Dstream Translation Buffer Invalidate All (DTB_IA) Register (20A)
DTB_IA is a write-only register. Any write operation to this register invalidates all
64 DTB entries, and resets the DTB not-last-used (NLU) pointer to its initial state.
Table 5–16 Dcache Parity Error Status Register Fields
Name
Extent
Type
Description
SEO
<00>
W1C
Set if second Dcache parity error occurred in a
cycle after the register was locked. The SEO bit
is not set as a result of a second parity error that
occurs within the same cycle as the first.
LOCK
<01>
W1C
Set if parity error is detected in Dcache. Bits
<05:02> are locked against further updates when
this bit is set. Bits <05:02> are cleared when the
LOCK bit is cleared.
DP0
<02>
RO
Set on data parity error in Dcache bank 0.
DP1
<03>
RO
Set on data parity error in Dcache bank 1.
TP0
<04>
RO
Set on tag parity error in Dcache bank 0.
TP1
<05>
RO
Set on tag parity error in Dcache bank 1.