29 September 1997 – Subject To Change
Clocks, Cache, and External Interface
4–17
21164PC-to-Bcache Transactions
Figure 4–8 SSRAM/Bcache Interface
HLO-PCA001
21164PC
index_h<21:4>
GW_L
ADSC_L
ADSP_L
ADV_L
GW_L
ADSC_L
LW0
ADSP_L
BWE_L<3:0>
LW1
OE_L
MODE
LW2
CE_L
LW3
CLK
GW_L
GW_L
GW_L
A<X:0>
A<X:0>
A<X:0>
A<X:0>
Store
TAG
BWE_L<3:0>
OE_L
MODE
CE_L
CLK
ADV_L
A<X:0>
DATA
DATA
128
32
Vss
Vdd
Vss
Vss
Vdd
Vdd
Vdd
Vdd
Vdd
tag_ram_we_l
tag_ram_oe_l
st_clkx_h
tag_data_h<32:19>
data_ram_we_l<3>
data_ram_we_l<2>
data_ram_we_l<1>
data_ram_we_l<0>
data_adsc_l
data_adv_l
data_ram_oe_l
data_h<127:0>
32
32
32
Vdd
Store
DATA
X 32