![Data Translation DT9840 Series User Manual Download Page 75](http://html.mh-extra.com/html/data-translation/dt9840-series/dt9840-series_user-manual_511263075.webp)
Register Description
75
Table 19: SB Write Data Address and Read Data Address Registers
Address
Register Name
Register Description
Type
0xA0000000
Write Data Address
Bits 0 to 15 contain the data locations for the Scalable Bus. The
master module writes to address 0xA000A000 on the selected
slave with a 40.0 ns delay between writes (ECLKIN divided by 2 +
2 setup).
After 512 16-bit words are written, the FIFO half full flag on the
addressed slave asserts interrupt EXT_INT7 for a 512 sample
transfer to memory using DMA channel 7. When the module
address is removed (indicating that the transfer is done), the slave
module checks the FIFO not empty flag to complete the data
transfer.
W
0xA0000004
Read Data Address
Once the Enable bit is set, the selected slave can write to the
master through the Scalable Bus in the same manor as the master
writes to the slave. The only exception is that the first data point is
the number of samples in the data file to be transferred.
R
Summary of Contents for DT9840 Series
Page 1: ...DT9840 Series UM 19197 T User s Manual Title Page ...
Page 4: ......
Page 44: ...Chapter 1 44 ...
Page 76: ...Chapter 2 76 ...
Page 98: ...Appendix A 98 ...
Page 124: ...Appendix B 124 ...