![Data Translation DT9840 Series User Manual Download Page 50](http://html.mh-extra.com/html/data-translation/dt9840-series/dt9840-series_user-manual_511263050.webp)
Chapter 2
50
31
Indicates where the clock and trigger
signals come from. This bit is controlled
by the DSP.
1 = The module receives all A/D and D/A clocks and
triggers from the Scalable Bus. The internal DSP
and counter/timers operate on their own
independent clock. This setting is used for slave
modules.
0 = The module receives all A/D and D/A clocks and
triggers from its own inputs (not from the Scalable
Bus). This setting is typically used by the master
module only.
R/W
a. All bits power up in the "0" state. When all the power supplies are correct, bit 0 switches to "1," indicating the module is ready
for use.
b. This mode is currently not supported in software.
c. A two-color LED (CR6 on the DT9841E module, CR1 on all other modules) is visible from the back of the module. When power
is applied to the module, this LED turns green. When the module is recognized by the host and the firmware is downloaded to
the module, the LED turns red. When the Windows driver is loaded and started, the LED turns orange.When you download
and run your DSP program, this LED flashes green and orange. When you download and run your DSP program, this LED
flashes green and orange. If the downloaded program stops running, this LED turns stops flashing (in either the green or
orange state) to indicate that an error occurred, and the debug LEDs (CR7 to CR14) turn on. You can define the state of the
debug LEDs using software. Three address LEDs (CR15) indicate the Scalable Bus address; position M is the master and
positions 1 and 2 are turned on as needed to represent the slave address. The intensity of the LEDs for the addressed module is
brighter than the LEDs for the nonaddressed modules. Debug and Address LEDs are not supported on the DT9841E.
d. This bit is set if the data in the input latch has not been updated on the next D/A clock. At the fastest clock rate, this means that
the data must be updated within 10
μ
s.
e. This bit will be set if the A/D clock is faster than the A/D converter specification or if the data was not read fast enough by the
DSP or host.
Table 5: Hardware Control and Status Register (Address 0xB0000000)
(cont.)
Bit
Register Description
Value
a
Type
Summary of Contents for DT9840 Series
Page 1: ...DT9840 Series UM 19197 T User s Manual Title Page ...
Page 4: ......
Page 44: ...Chapter 1 44 ...
Page 76: ...Chapter 2 76 ...
Page 98: ...Appendix A 98 ...
Page 124: ...Appendix B 124 ...