Document Number: 002-10689 Rev *H
Page 138 of 166
S6J32E, S6J32F, S6J32G Series
8.4.20
QPRC
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
"H" width of AIN
tAHL
AIN
-
4tCLK_LCP1A
-
ns
"L" width of AIN
tALL
AIN
-
4tCLK_LCP1A
-
"H" width of BIN
tBHL
BIN
-
4tCLK_LCP1A
-
ns
"L" width of BIN
tBLL
BIN
-
4tCLK_LCP1A
-
ns
Rising timing of BIN
from "H" level of AIN
tAUBU
BIN
PC_Mode2
or
PC_mode3
4tCLK_LCP1A
-
ns
Falling timing of AIN
from "H" level of BIN
tBUAD
AIN
PC_Mode2
or
PC_Mode3
4tCLK_LCP1A
-
ns
Falling timing of BIN
from "L" level of AIN
tADBD
BIN
PC_Mode2
or
PC_Mode3
4tCLK_LCP1A
-
ns
Rising timing of AIN
from "L" level of BIN
tBDAU
AIN
PC_Mode2
or
PC_Mode3
4tCLK_LCP1A
-
ns
Rising timing of AIN
from "H" level of BIN
tBUAU
AIN
PC_Mode2
or
PC_Mode3
4tCLK_LCP1A
-
ns
Falling timing of BIN
from "H" level of AIN
tAUBD
BIN
PC_Mode2
or
PC_Mode3
4tCLK_LCP1A
-
ns
Falling timing of AIN
from "L" level of BIN
tBDAD
AIN
PC_Mode2
or
PC_Mode3
4tCLK_LCP1A
-
ns
Rising timing of BIN
from "L" level of AIN
tADBU
BIN
PC_Mode2
or
PC_Mode3
4tCLK_LCP1A
-
ns
"H" width of ZIN
tZHL
ZIN
QCR:CGSC = "0"
4tCLK_LCP1A
-
ns
"L" width of ZIN
tZLL
ZIN
QCR:CGSC = "0"
4tCLK_LCP1A
-
ns
Rising or falling
timing of AIN/BIN
from level valid
timing of ZIN
tZABE
AIN/BIN
QCR:CGSC = "1"
4tCLK_LCP1A
-
ns
Level valid timing of
ZIN from falling or
rising timing of
AIN/BIN
tABEZ
ZIN
QCR:CGSC = "1"
4tCLK_LCP1A
-
ns
Notes:
−
t is the period of peripheral clock(CLK)