PSoC CY8CTMG20x and CY8CTST200 TRM, Document No. 001-53603 Rev. *C
207
CMP_CR0
0,7Ah
21.3.20 CMP_CR0
Comparator Control Register 0
This register is used to enable and configure the input range of the comparators.
In the table above, reserved bits are grayed table cells and are not described in the bit description section below. Always write
reserved bits with a value of ‘0’. For additional information, refer to the
Register Definitions on page 103
in the Comparators
chapter
.
4
CMP1EN
0
Comparator 1 disabled, powered off.
1
Comparator 1 enabled.
0
CMP0EN
0
Comparator 0 disabled, powered off.
1
Comparator 0 enabled.
Individual Register Names and Addresses:
0,7Ah
CMP_CR0 : 0,7Ah
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
Bit Name
CMP1EN
CMP0EN
Bit
Name
Description
Summary of Contents for PSoC CY8CTMG20 Series
Page 4: ...4 Contents Overview Feedback...
Page 26: ...26 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Section B PSoC Core Feedback...
Page 82: ...82 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Sleep and Watchdog Feedback...
Page 134: ...134 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C I2C Slave Feedback...
Page 142: ...142 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C System Resets Feedback...
Page 160: ...160 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C SPI Feedback...
Page 182: ...182 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Full Speed USB Feedback...
Page 302: ...302 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Glossary Feedback...