![Cypress PSoC CY8C23533 Technical Reference Manual Download Page 97](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366097.webp)
Document # 001-20559 Rev. *D
33
Sleep and Watchdog
12.3
Register Definitions
The following registers are associated with Sleep and Watchdog and are listed in address order. Each register description has
an associated register table showing the bit structure for that register. The bits that are grayed out in the tables below are
reserved bits and are not detailed in the register descriptions. Note that reserved bits should always be written with a value of
‘0’. For a complete table of the Sleep and Watchdog registers, refer to the
“Summary Table of the Core Registers” on page 32
12.3.1
INT_MSK0 Register
The Interrupt Mask Register 0 (INT_MSK0) is used to
enable the individual sources’ ability to create pending inter-
rupts.
Only certain bits are accessible to be read or written in the
analog column dependent INT_MSK0 register. In the table
above, the analog column numbers are listed to the right in
the Address column.
Bits 7 and 5 to 0.
The INT_MSK0 register holds bits that
are used by several different resources. For a full discussion
of the INT_MSK0 register, see the
Bit 6: Sleep.
This bit controls the sleep interrupt enable.
For additional information, refer to the
12.3.2
RES_WDT Register
The Reset Watchdog Timer Register (RES_WDT) is used to
clear the watchdog timer (a write of any value) and clear
both the watchdog timer and the sleep timer (a write of 38h).
Bits 7 to 0: WDSL_Clear[7:0].
The Watchdog Timer
(WDT) write-only register is designed to timeout at three roll-
over events of the sleep timer. Therefore, if only the WDT is
cleared, the next Watchdog Reset (WDR) occurs anywhere
from two to three times the current sleep interval setting. If
the sleep timer is near the beginning of its count, the watch-
dog timeout is closer to three times.
However, if the sleep timer is very close to its
, the watchdog timeout is closer to two times. To
ensure a full three times timeout, both the WDT and the
sleep timer may be cleared. In applications that need a real-
time clock, and thus cannot reset the sleep timer when
clearing the WDT, the duty cycle at which the WDT must be
cleared should be no greater than two times the sleep inter-
val.
For additional information, refer to the
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,E0h
VC3
Sleep
GPIO
SAR8 ADC
Analog 1
Analog 0
V Monitor
RW : 00
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,E3h
WDSL_Clear[7:0]
W : 00
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...