306
Document # 001-20559 Rev. *D
I2C
28.4.4
Master Start Timing
When firmware writes the Start Gen command, hardware resynchronizes this bit to SYSCLK, to ensure a minimum of a full
SYSCLK of set up time to the next clock edge. When the start is initiated, the SCL line is left high for 6/14 clocks (correspond-
ing to 16/32 times sampling rates). During this initial SCL high period, if an external start is detected, the start sequence is
aborted and the block returns to an IDLE state. However, on the next stop detection, the block automatically initiates a new
Start sequence.
Figure 28-9. Basic Master Start Timing
Figure 28-10. Start Timing with a Pending Start
CMD START
SDA
CLOCK
SCL
START
DETECT
I/O WRITE
6/14 Clocks
8/16 Clocks
5 Clocks
8/16 Clocks
to next SCL high.
SCL
SDA
CLOCK
BUS BUSY
SDA_IN
(Synchronized)
STOP/START
DETECT
SCL_OUT
SDA_OUT
OTHER
MASTER SDA
OTHER
MASTER SCL
START
STOP
8 Clocks
8 Clocks
7 Clocks / 4.7
s
6 Clocks / 4.0
s
Minimum Bus Free
Minimum Start Hold
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...