146
Document # 001-20559 Rev. *D
1,D2h
13.3.21
GDI_O_OU
Global Digital Interconnect Odd Outputs Register
This register is used to configure a global output to drive a global input.
For additional information, refer to the
“Register Definitions” on page 167
in the Global Digital Interconnect chapter.
7
GOOUTIN7
0
GOO[7] does not drive GIO[7].
1
GOO[7] drives its value on to GIO[7].
6
GOOUTIN6
0
GOO[6] does not drive GIO[6].
1
GOO[6] drives its value on to GIO[6].
5
GOOUTIN5
0
GOO[5] does not drive GIO[5].
1
GOO[5] drives its value on to GIO[5].
4
GOOUTIN4
0
GOO[4] does not drive GIO[4].
1
GOO[4] drives its value on to GIO[4].
3
GOOUTIN3
0
GOO[3] does not drive GIO[3].
1
GOO[3] drives its value on to GIO[3].
2
GOOUTIN2
0
GOO[2] does not drive GIO[2].
1
GOO[2] drives its value on to GIO[2].
1
GOOUTIN1
0
GOO[1] does not drive GIO[1].
1
GOO[1] drives its value on to GIO[1].
0
GOOUTIN0
0
GOO[0] does not drive GIO[0].
1
GOO[0] drives its value on to GIO[0].
Individual Register Names and Addresses:
1,D2h
GDI_O_OU: 1,D2h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
GOOUTIN7
GOOUTIN6
GOOUTIN5
GOOUTIN4
GOOUTIN3
GOOUTIN2
GOOUTIN1
GOOUTIN0
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...