126
Document # 001-20559 Rev. *D
1,03h
13.3.4
PRTxIC1
Port Interrupt Control Register 1
This register is one of two registers whose combined value determine the unique Interrupt mode of each bit in a GPIO port.
In register PRTxIC1 there are four possible interrupt modes for each port pin. Two mode bits are required to select one of
these modes and these two bits are spread into two different registers (
and PRTxIC1). The bit posi-
tion of the effected port pin (for example, Pin[2] in Port 0) is the same as the bit position of each of the interrupt control register
bits that control the Interrupt mode for that pin (for example, Bit[2] in PRT0IC0 and bit[2] in PRT0IC1). The two bits from the
two registers are treated as a group. In the sub-table below, “[
1
]” refers to the combination (in order) of bits in a given position,
one bit from PRTxIC1 and one bit from PRTxIC0.
For additional information, refer to the
“Register Definitions” on page 8
in the GPIO chapter.
7:0
Interrupt Control 1[7:0]
[
1
0]
Interrupt Type
0
0b
Disabled
0
1b
Low
1
0b
High
‘
1
1b
Change from last read
Note
A bold digit, in the table above, signifies that the digit is used in this register.
Individual Register Names and Addresses:
1,03h
PRT0IC1 : 1,03h
PRT1IC1 : 1,07h
PRT2IC1 : 1,0Bh
PRT3IC1 : 1,0Fh
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
Interrupt Control 1[7:0]
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...