328
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Row Digital Interconnect (RDI)
, there is a
connected to the
and each of the row outputs. The keeper
sets the value of these nets to ‘1’ on system reset and holds
the value of the net should it stop being driven.
that global inputs
(GIE[n] and GIO[n]) are inputs to 4-to-1 multiplexers. The
output of these muxes are Row Inputs (RI[x]). Because
there are four 4-to-1 muxes, each with a unique set of
inputs, a row has access to every global input line in a PSoC
device.
Figure 16-2. Digital PSoC Block Row Structure
GOE[0]
GOO[4]
GOO[0]
GOE[4]
RI[0] | RO[0]
GOE[1]
GOO[5]
GOO[1]
GOE[5]
GOE[2]
GOO[6]
GOO[2]
GOE[6]
GOE[3]
GOO[7]
GOO[3]
GOE[7]
L3
Digital PSoC Block Row
GIE[0]
GlO[4]
GlO[0]
GlE[4]
RI[0]
GIE[1]
GlO[5]
GlO[1]
GlE[5]
RI[1]
GIE[2]
GlO[6]
GlO[2]
GlE[6]
RI[2]
GIE[3]
GlO[7]
GlO[3]
GlE[7]
RI[3]
BCROW 0
BCROW
DB[7:0]
DBI
TPB
FPB
AUX[3:0]
DATA[15:0]
CLK[15:0]
TNB
FNB
RO[3:0]
INT[3:0]
BCROW
4 PSoC Block Grouping
High
VC3
Broadcast (BC)
Previous Block CLK*
SYSCLKX2
VC1
VC2
CLK32K
RO[3:0]
RI[3:0]
ACMP[3:0]
Low
Previous Block Data*
RI[3] | RO[3]
RI[2] | RO[2]
RI[1] | RO[1]
RO[0]
RO[3]
RO[2]
RO[1]
FPB
TPB
DB[7:0]
DBI
TNB
FNB
INT[3:0]
* "Previous" inputs always come from the previous block. Therefore, block ‘0’ inputs come from
the previous row, while block ‘1’ inputs come from block 0, etc. If there is no previous block (i.e.,
there is no row above the current row), previous inputs are tied low. The chaining inputs FPB and
FNB are also tied low when there is no previous block or next block.
S0
S1
S2
S3
KEEPER[3:0]
Resets to 1
KEEPER
Resets to 1
ROW
BCROW 1
BCROW 2
BCROW 3
4 x
1
MU
X
DBCx0
DCCx2
DBCx1
DCCx3
KS[15:0]
L0
L1
L2
16 DBs
’
FO1
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...