CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
271
GDI_O_IN_CR
1,A0h
13.3.51
GDI_O_IN_CR
Global Digital Interconnect Odd Inputs Control Register
This register allows a global input net to drive its corresponding next global output net. Note that the corresponding bit in
GDI_O_IN must be set.
For additional information, refer to the
“Register Definitions” on page 322
in the Global Digital Interconnect chapter.
7
GDIOICR[7]
0
GIO[7] drives GOO[7]
1
GIO[6] drives GOO[7]
Note
These selections are only valid if bit 7 is set to ‘1’ in the GDI_O_IN register.
6
GDIOICR[6]
0
GIO[6] drives GOO[6]
1
GIO[5] drives GOO[6]
Note
These selections are only valid if bit 6 is set to ‘1’ in the GDI_O_IN register.
5
GDIOICR[5]
0
GIO[5] drives GOO[5]
1
GIO[4] drives GOO[5]
Note
These selections are only valid if bit 5 is set to ‘1’ in the GDI_O_IN register.
4
GDIOICR[4]
0
GIO[4] drives GOO[4]
1
GIO[3] drives GOO[4]
Note
These selections are only valid if bit 4 is set to ‘1’ in the GDI_O_IN register.
3
GDIOICR[3]
0
GIO[3] drives GOO[3]
1
GIO[2] drives GOO[3] when bit 3 is 1 in GDI_O_IN register.
Note
These selections are only valid if bit 3 is set to ‘1’ in the GDI_O_IN register.
2
GDIOICR[2]
0
GIO[2] drives GOO[2]
1
GIO[1] drives GOO[2]
Note
These selections are only valid if bit 2 is set to ‘1’ in the GDI_O_IN register.
1
GDIOICR[1]
0
GIO[1] drives GOO[1]
1
GIO[0] drives GOO[1]
Note
These selections are only valid if bit 1 is set to ‘1’ in the GDI_O_IN register.
0
GDIOICR[0]
0
GIO[0] drives GOO[0]
1
GIO[7] drives GOO[0]
Note
These selections are only valid if bit 0 is set to ‘1’ in the GDI_O_IN register.
Individual Register Names and Addresses:
1,A0h
GDI_O_IN_CR: 1,A0h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
GDIOICR[7] GDIOICR[6] GDIOICR[5] GDIOICR[4] GDIOICR[3] GDIOICR[2] GDIOICR[1] GDIOICR[0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...