CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
213
DEC_CR1
0,E7h
13.2.78
DEC_CR1
Decimator Global Control Register 1
This register is used to configure the incremental gate enable signal, and the decimator output latch.
In the table, note that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits
should always be written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 488
in the
Decimator chapter.
6
IDEC
Invert the Digital Block Latch Control (selected by DCLKS3, DCLKS2, DCLKS1, and DCLKS0).
0
Non-Inverted
1
Inverted
5:3
ICLKS[3:1]
Incremental Gate Source. Along with ICLKS[0] in DEC_CR0, selects any one of the digital blocks in
the device to gate the output of a analog column comparator If the IGEN bit for that column is set in
DEC_CR0. The bit value for a digital block that does not exist should be considered reserved.
0000b
Digital block 02
1000b
Digital block 22
0001b
Digital block 12
1001b
Digital block 32
0010b
Digital block 01
1010b
Digital block 21
0011b
Digital block 11
1011b
Digital block 31
0100b
Digital block 00
1100b
Digital block 20
0101b
Digital block 10
1101b
Digital block 30
0110b
Digital block 03
1110b
Digital block 23
0111b
Digital block 13
1111b
Digital block 33
2:0
DCLKS[3:1]
Decimator Latch Select. Along with DCLKS0 in DEC_CR0, selects any one of the digital blocks in the
device, as the source for the decimator output latch. The bit value for a digital block that does not
exist should be considered reserved.
0000b
Digital block 02
1000b
Digital block 22
0001b
Digital block 12
1001b
Digital block 32
0010b
Digital block 01
1010b
Digital block 21
0011b
Digital block 11
1011b
Digital block 31
0100b
Digital block 00
1100b
Digital block 20
0101b
Digital block 10
1101b
Digital block 30
0110b
Digital block 03
1110b
Digital block 23
0111b
Digital block 13
1111b
Digital block 33
Note
If the decimation rate bits in DECx_CR are set, then this setting is overwritten.
Individual Register Names and Addresses:
0,E7h
DEC_CR1: 0,E7h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
IDEC
ICLKS[3]
ICLKS[2]
ICLKS[1]
DCLKS[3]
DCLKS[2]
DCLKS[1]
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...