CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
169
DECx_DH
0,A0h
13.2.40
DECx_DH
Decimator Data High Register
This register is a dual purpose register and is used to read the high byte of the decimator’s output or clear the decimator. Note
that the CY8C28x03 does not have a decimator, and that the CY8C28x13 and CY8C28x23 only have two decimators.
When a hardware reset occurs, the internal state of the decimator is reset, but the output data registers (DECx_DH and
DECx_DL) are not. For additional information, refer to the
“Register Definitions” on page 488
in the Decimator chapter.
7:0
Data High Byte[7:0]
Read
Returns the high byte of the decimator.
Write
Clears the 16-bit accumulator values for one of the decimators. Either the DECx_DH or
DECx_DL register may be written to clear the accumulators (that is, it is not necessary to
write both).
Individual Register Names and Addresses:
0,A0h
DEC0_DH : 0,A0h
DEC1_DH : 0,A2h
DEC2_DH : 0,A4h
DEC3_DH : 0,A6h
7
6
5
4
3
2
1
0
Access : POR
RC : XX
Bit Name
Data High Byte[7:0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...