
CSR DESCRIPTIONS
Copyright 2007
B-2
VME6U HARDWARE REFERENCE
Table B-1 CSR0
Bits
General S Enable and Reset
(READ/WRITE)
1-0
Network Communications Mode
- Bit 0 controls the receive enable, and Bit 1 controls the
transmit enable.
00
None
- In this mode, all communications between the node shared memory and the
network is inhibited. The node is still able to pass network traffic but does not receive or
transmit any data. Loopback modes are also meaningless unless the Host to Shared
Memory WRITE bit is enabled.
01
Receive Only
- In this mode, any received message is processed and written to node
shared memory. Data written by the host is placed in the node shared memory and in the
Transmit FIFO but is not sent out on the network. In this mode, the Transmit FIFO will fill
and if the Error Interrupt is enabled, Transmit FIFO full interrupt will be triggered. Before
changing modes from Receive-Only to either Transmit-Only or Transmit/Receive, the
Transmit FIFO should be cleared. If not, all buffered transmit messages will be sent out on
the network.
10
Transmit Only
- In this mode, any received message bypasses the shared memory and is
passed on. Any message written by the host to node shared memory is transmitted on the
network. However, any received message is not written to node shared memory.
(Transmissions are subject to data filter characteristics.)
11
Transmit/Receive
- In this mode, any received message is processed, written to node
shared memory and passed on. Any message written by the host to node shared memory
is transmitted on the network. This is the normal operation. (Transmissions are subject to
data filter characteristics.)
2
Redundant Transceiver Toggle
- When this bit is cycled ‘0’, ‘1’, ‘0’, the optional redundant
transceiver selected link is changed.
3
Host Interrupt Enable
- When this bit is set, a received message that is written to node shared
memory as an interrupt will generate an interrupt request, and the address will be written to the
Interrupt FIFO. This bit must be set in order to receive any interrupts from the network.
Summary of Contents for SCRAMNet+ SC150 VME6U
Page 1: ...SC150 VME6U Hardware Reference Document No D T MR VME6U A 0 AA ...
Page 2: ......
Page 14: ...INTRODUCTION Copyright 2007 1 4 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Page 35: ...INSTALLATION Copyright 2007 4 3 VME6U HARDWARE REFERENCE Figure 4 2 VME6U Layout ...
Page 75: ...OPERATION Copyright 2007 5 27 VME6U HARDWARE REFERENCE Figure 5 10 Quad Switch ...
Page 78: ...OPERATION Copyright 2007 5 30 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Page 80: ......
Page 89: ...SPECIFICATIONS Copyright 2007 A 9 VME6U HARDWARE REFERENCE Figure A 6 Housing Dimensions ...
Page 92: ......
Page 112: ......
Page 124: ...CSR SUMMARY Copyright 2007 C 12 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Page 126: ......
Page 130: ...CABINET KIT Copyright 2007 D 4 VME6U HARDWARE REFERENCE This page intentionally left blank ...
Page 132: ......
Page 145: ...F F CONFIGURATION AIDS APPENDIX F CONFIGURATION AIDS ...
Page 146: ......
Page 150: ......
Page 151: ...1 GLOSSARY GLOSSARY ...
Page 152: ......
Page 157: ...1 INDEX INDEX ...
Page 158: ......