Fusion 878A
3.0 Electrical Interfaces
PCI Video Decoder
3.3 General Purpose I/O Port
100600B
Conexant
3-15
Related video timing signals for both fields are illustrated in
Note that in Fields 1, 3, 5, and 7 the falling edge of HRESET is two clock cycles
ahead of the falling edge of VRESET.
Figure 3-10. Basic Timing Relationships for SPI Output Mode
Y[7:0]
C
R
C
B
[7:0]
DVALID
HACTIVE
GPCLK
CBFLAG
879A_043