5.0 Control Register Definitions-Function 0
Fusion 878A
5.2 PCI Configuration Registers (Header)
PCI Video Decoder
5-4
Conexant
100600B
0x08
—
Revision ID and Class Code Register
0x0C
—
Header Type, Latency Timer Register
0x10
—
Base Address 0 Register
0x2C
—
Subsystem ID and Subsystem Vendor ID Register
[8]
RW
0
SERR enable
A value of 1 enables the SERR driver.
[6]
RW
0
Parity Error Response
A value of 1 enables parity error reporting.
[2]
RW
0
Bus Master
A value of 1 enables Fusion 878A to act as a bus initiator.
[1]
RW
0
Memory Space
A value of 1 enables response to memory space accesses (target
decode to memory mapped registers).
Bits
Type
Default
Name
Description
Bits
Type
Default
Name
Description
[31:8]
RO
0x040000
Class Code
Fusion 878A is a multimedia video device.
[7:0]
RO
0xXX
Revision ID
Current revision
Bits
Type
Default
Name
Description
[23:16]
RO
0x80
Header type
Multi-function PCI device.
[15:8]
RW
0x00
Latency Timer
The number of PCI bus clocks for the latency timer used by the bus
master. Once the latency expires, the master must initiate
transaction termination as soon as GNT is removed.
Bits
Type
Default
Name
Description
[31:12]
RW
Assigned
by CPU at
boot-up
Relocatable
Memory Pointer
Determine the location of the registers in the 32-bit addressable
memory space.
[11:0]
RO
0x008
Memory Usage
Specification
Reserve 4 kB of memory-mapped address space for local registers.
Address space is pre-fetchable without side effects.
Bits
Type
Default
Name
Description
[31:16]
RW
0x0000
Subsystem ID
Vendor specific.
[15:0]
RW
0x0000
Subsystem
Vendor ID
Identify the vendor of the add-on board or subsystem, assigned by
PCI SIG.