
GR716-DS-UM, May 2019, Version 1.29
271
www.cobham.com/gaisler
GR716
29.6.10
Table 322.
0x44 - IFLAG - Interrupt flag register
Interrupt Flag Register
29.6.11
Table 323.
0x48 - IPEN - Input enable register
Input Enable Register
29.6.12
Table 324.
0x4C - PULSE - Pulse register
Pulse Register
29.6.13
Table 325.
0x54-0x7C - LOR,LAND,LXOR - Logical-OR/AND/XOR registers
Logical-OR/AND/XOR Register
29.6.14
Logical-Set&Clear Register
31
0
IFLAG
0
wc
31:
0
IFLAG : If IFLAG[n] is set to ‘1’ then GPIO line n has generated an interrupt. Write ‘1’ to the corre-
sponding bit to clear. Writes of ‘0’ have no effect.
31
0
IPEN
0
rw
31:
0
IPEN : If IPEN[n] is set to ‘1’ then values from GPIO line n will be visible in the data register. Oth-
erwise the GPIO line input is gated-off to disable input signal propagation.
31
0
PULSE
0
rw
31:
0
PULSE : If PULSE[n] is set to ‘1’ then I/O port output register bit n will be inverted whenever
selected synchronization source is active. Synchronization source is selected in register SEQSYNC.
31
0
VALUE
-
w*
31:
0
The logical-OR/AND/XOR registers will update the corresponding register according to:
New value = <Old value> logical-op <Write data>
There exists logical-OR, AND and XOR registers for the Input enable, I/O port output, I/O port
direction and Interrupt mask registers.
Table 326.
0x80-0xB8 - Logical Set&Clear - Logical-OR/AND/XOR registers
31
0
VALUE
-
w*