BAT32G1x9 user manual | Chapter 19 Universal serial communication unit
575 / 1149
Rev.1.02
19.3.1
Peripheral enable register 0/2 (PER0/PER2).
Per0/2 registers are registers that are set to allow or disable clocks to each peripheral hardware. Reduce
power consumption and noise by stopping clocking hardware that is not in use.
To use Universal Serial Communication Unit 0, the bit2 (SCI0EN) of PER0 must be placed on "1".
To use Universal Serial Communication Unit 1, the bit3 (SCI1EN) of PER0 must be placed on "1".
To use Universal Serial Communication Unit 2, the bit3 (SCI2 EN) of PER2 must be placed on "1".
For details, refer to "4.3.7 Peripheral Allow Registers 0, 1, 2 (PER0, PER1, P ER2)
”
Note 1
To set the universal serial communication unit
m, the following registers must first be set in
the
SCImEN
bit
"1".
When
the SCImEN
bit is
"0", the
write operation of the control register of the universal serial communication unit
m is ignored, and the read values are initial values (input switching control register (ISC), Noise filter enable
register
0
(NFEN0), port input mode register
(PIMx), port output mode register (POMx), Except for the port mode
registers (PMx), port mode control registers
(PMCx), and port registers (Px).
• Serial clock selection register
m
(SPSm).
• Serial mode register
mn
(SMRmn).
• Serial communication runs set register
mn
(SCRmn).
• Serial data register
mn
(SDRmn).
• Serial flag clears the trigger register
mn
(SIRmn).
• Serial status register
mn
(SSRmn).
• Serial channel start register
m(SSm).
• Serial channel stop register
m(STm).
• Serial channel enable status register
m(SEm).
• Serial output enable register
m
(SOEm).
• Serial output level register
m(SOLm).
• Serial output register
m(SOm).