BAT32G1x9 user manual | Chapter 24 Enhanced DMA
1026 / 1149
Rev.1.02
24.3.12
DMAENi position register (DMSETi).
This is the DMA
boot allowing the register DMAENi to set the position register, set the corresponding bit to 1 to
set the corresponding position bit of DMAENi to 1.
Figure 24-13
Format of the DMAENi position register (DMSETi) (i=0~4).
address: 40005018H (DMSET0) , 40005019H (DMSET1) ,
4000501AH (DMSET2) , 4000501BH (DMSET3) ,
4000501CH(DMSET4)
after reset:00H
R/W
symbol
7
6
5
4
3
2
1
0
DMSETi
DMSETi7
DMSETi6
DMSETi5
DMSETi4
DMSETi3
DMSETi2
DMSETi1
DMSETi0
DMSETin
The position register for DMAENin
0
No assertion is generated.
1
Set the bit n of DMCENi to 1
Note: i=0
~
4
,
n=0~7
24.3.13
DMAENi reset register (DMCLRi).
This is the reset register that DMA
initiates to allow register DMAENi, and setting the corresponding bit to 1
resets the corresponding bit of DMAENi to 0.
Figure 24-14
DMAENi reset register (DMCLRi) (i=0~4).
address: 40005020H (DMCLR0) , 40005021H (DMCLR1) ,
40005022H (DMCLR2) , 40005023H (DMCLR3) ,
40005024H (DMCLR4)
after reset: 00H
R/W
symbol
7
6
5
4
3
2
1
0
DMCLRi
DMCLRi7
DMCLRi6
DMCLRi5
DMCLRi4
DMCLRi3
DMCLRi2
DMCLRi1
DMCLRi0
DMSETin
Reset register for DMAENin
0
No reset is generated.
1
Reset the bit n of DMCENi to 0
Note: i=0
~
4
,
n=0~7