DS1113F1
89
CS4399
7.5 Analog Output and PCM Registers
7.5.7
Class H Control
Address 0xB0000
R/W
7
6
5
4
3
2
1
0
—
ADPT_PWR
HV_EN
EXT_VCPFILT
Default
0
0
0
1
1
1
1
0
Bits
Name
Description
7:5
—
Reserved
4:2
ADPT_PWR Adaptive power adjustment. Configures how power to line output amplifiers adapts to the output signal level.
000 Reserved
001 Fixed, Mode 0 (±VP_LDO)
010 Fixed, Mode 1 (±VCP)
011–110 Reserved
111 (Default) Adapt to signal. The output signal dynamically determines the voltage level.
1
HV_EN
High voltage mode enable.
0 Function disabled (VP_LDO = 2.6V)
1 (Default) Function enabled (VP_LDO = 3.0 V). This requires VP min to be 3.3 V. Also, this mode only applies to
load 600
and above.
0
EXT_VCPFILT External VCP_FILT± voltage mode.
0 (Default) Function disabled
1 When enabled, VCP_FILT± voltages can be provided externally at ±3.0 V. See power sequencing/timing
requirement in related functional description.
7.5.8
HP Detect
Address 0xD0000
R/W
7
6
5
4
3
2
1
0
HPDETECT_CTRL
HPDETECT_
INV
HPDETECT_RISE_DBC_TIME HPDETECT_FALL_DBC_TIME
—
Default
0
0
0
0
0
1
0
0
Bits
Name
Description
7:6
HPDETECT_
CTRL
HP detect control. Configures operation of the HP detect circuit. The internal weak current source pull-up is enabled in
all modes.
00 (Default) Disabled. The HP detect digital circuit is powered down and does not report to the status registers
(HPDETECT_PLUG_INT and HPDETECT_UNPLUG_INT are also cleared).
01–10 Reserved
11 Enabled
5
HPDETECT_
INV
HP detect invert. Can be used to invert the signal from the HP detect circuit.
0 (Default) Not inverted
1 Inverted
4:3
HPDETECT_
RISE_DBC_
TIME
Tip sense rising debounce time.
00 (Default) 0 ms
01 250 ms
10 500 ms
11 1.0 s
2:1
HPDETECT_
FALL_DBC_
TIME
Tip sense falling debounce time.
00 0 ms
01 250 ms
10 (Default) 500 ms
11 1.0 s
0
—
Reserved
7.5.9
HP Status
Address 0xD0001
R/O
7
6
5
4
3
2
1
0
—
HPDETECT_
PLUG_DBC
HPDETECT_
UNPLUG_DNC
—
Default
0
0
0
0
0
0
0
0
Bits
Name
Description
7
—
Reserved
6
HPDETECT_
PLUG_DBC
HPDETECT plug debounce status. Setting HPDETECT_INV reverses the meaning of this bit.
0 (Default) Condition is not present
1 Condition is present