CS42528
12
DS586PP5
SWITCHING CHARACTERISTICS
(For CQZ, T
A
= -10 to +70° C; For DQZ, T
A
= -40 to +85° C;
VA=VARX = 5 V, VD =VLC= 3.3 V, VLS = 1.8 V to 5.25 V; Inputs: Logic 0 = DGND, Logic 1 = VLS, C
L
= 30 pF)
Notes: 12. After powering up the CS42528, RST should be held low after the power supplies and clocks are settled.
13. See Table 1 on page 26 for suggested OMCK frequencies
14. Limit the loading on RMCK to 1 CMOS load if operating above 24.576 MHz.
15. Not valid when RMCK_DIV in “Clock Control (address 06h)” on page 53 is set to Multiply by 2.
Parameters
Symbol
Min Typ
Max
Units
RST pin Low Pulse Width (Note 12)
1
-
-
ms
PLL Clock Recovery Sample Rate Range
30
-
200
kHz
RMCK output jitter
(Note 14)
-
200
-
ps RMS
RMCK output duty cycle
(Note 15)
45
50
55
%
OMCK Frequency
(Note 13)
1.024
-
25.600
MHz
OMCK Duty Cycle
(Note 13)
40
50
60
%
CX_SCLK, SAI_SCLK Duty Cycle
45
50
55
%
CX_LRCK, SAI_LRCK Duty Cycle
45
50
55
%
Master Mode
RMCK to CX_SCLK, SAI_SCLK active edge delay
t
smd
0
-
15
ns
RMCK to CX_LRCK, SAI_LRCK delay
t
lmd
0
-
15
ns
Slave Mode
CX_SCLK, SAI_SCLK Falling Edge to CX_SDOUT,
SAI_SDOUT Output Valid
t
dpd
-
50
ns
CX_LRCK, SAI_LRCK Edge to MSB Valid
t
lrpd
-
20
ns
CX_SDIN Setup Time Before CX_SCLK Rising Edge
t
ds
10
-
-
ns
CX_SDIN Hold Time After CX_SCLK Rising Edge
t
dh
30
-
-
ns
CX_SCLK, SAI_SCLK High Time
t
sckh
20
-
-
ns
CX_SCLK, SAI_SCLK Low Time
t
sckl
20
-
-
ns
CX_SCLK, SAI_SCLK falling to CX_LRCK,
SAI_LRCK Edge
t
lrck
-25
-
+25
ns
CX_SCLK
SAI_SCLK
(output)
RMCK
t
smd
t
lmd
CX_LRCK
SAI_LRCK
(output)
sckh
sckl
t
t
MSB
MSB-1
tdpd
CX_SDOUT
SAI_SDOUT
CX_SDINx
dh
t
ds
t
lrpd
t
lrck
t
CX_SCLK
SAI_SCLK
(input)
CX_LRCK
SAI_LRCK
(input)
Figure 1. Serial Audio Port Master Mode Timing
Figure 2. Serial Audio Port Slave Mode Timing