BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
66
Section 4: System Control and Debug Unit
Document
1250_1125-UM100CB-R
Table 38: Bus Watcher L2 ECC Counter Register
bus_l2_errors -
00_1002_08C0
Should only be written with 32-bit or 64-bit write
Bits
Name
Default
Description
7:0
l2_cor_d_ecc
8'b0
Count of correctable L2 cache data errors, saturates at 8'hff, write the
register with zero to clear the count.
15:8
l2_bad_d_ecc
8'b0
Count of uncorrectable L2 cache data errors, saturates at 8'hff, write the
register with zero to clear the count.
23:16
l2_cor_t_ecc
8'b0
Count of correctable L2 tag errors, saturates at 8'hff, write the register with
zero to clear the count.
31:24
l2_bad_t_ecc
8'b0
Count of uncorrectable L2 tag errors, saturates at 8'hff, write the register
with zero to clear the count.
63:32
notimp
32’bx
Not Implemented.
Table 39: Bus Watcher Memory and I/O Error Counter Register
bus_mem_io_errors -
00_1002_08C8
Should only be written with 32-bit or 64-bit write
Bits
Name
Default
Description
7:0
mem_cor_d_ecc
8'b0
Count of correctable memory data errors, saturates at 8'hff, write the
register with zero to clear the count.
15:8
mem_bad_d_ecc
8'b0
Count of uncorrectable memory data errors, saturates at 8'hff, write the
register with zero to clear the count.
23:16
bus_error
8'b0
Count of bus errors and fatal bus errors, saturates at 8'hff, write the
register with zero to clear the count.
31:24
reserved
8'b0
Reserved
63:32
notimp
32’bx
Not Implemented.