User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 12: PCMCIA Control Interface Page
391
Figure 81: Example Flash Card Timing Diagram
CLK100
IO_ALE
IO_CS[6]
CE1
CE2
A[25:0]
IO_AD(rd)[31:0]
D(rd)[31:0]
IO_OE(rd)
IO_WR(rd)
IO_AD(wr)[31:0]
D(wr)[31:0]
IO_OE(wr)
IO_WR(wr)
Asserted for low data byte
Asserted for low data byte
Asserted for high data byte
Asserted for high data byte
Address latched on ALE enabled by IO_CS[6]
Address latched on ALE enabled by IO_CS[6]
t_ale_width
t_ale_to_cs
t_cs_width
t_ce_to_oe
t_oe_to_cs
t_bus_idle
tAccoe 160ns
tAccce 160ns
t_ale_to_wr
t_wr_width
tSUcewe 70ns
tWP 80ns
tHce 20ns
tRC 220ns
tSUd 130ns
tSUceweh 150ns
tAcca 155ns
tHd 20ns
tSUa 65ns
tSUaweh 145ns
tDis(part)
tREC 25ns