User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 11: Generic/Boot Bus Page
369
A
CKNOWLEDGEMENT
W
RITE
A
CCESS
Figure 77: Acknowledge Write Access
The acknowledgement cycle write is the same as the read, except IO_OE_L remains deasserted and the
ale_to_wr parameter is used to set the assertion of the IO_WR_L signal. The IO_WR_L signal is deasserted
rdy_smple cycles after the ready signal is sampled. The oe_to_cs parameter is used to set the number of
cycles IO_CS_L remains asserted after IO_WR_L is deasserted. If the device does not signal that it is ready
within the timeout period then the write will be aborted, the timeout error status set and the io_error_int interrupt
will be raised.
ale_to_wr
rdy_smple
ale_to_cs
idle_cycle
ale_width
rdy_setup
cs_width
1 cycle
Address
Data
Address
Data
Non Muxed
Muxed
Parity
rdy_active = 0
clk100
io_ale
io_ad[23:0]
io_ad[31:24]
io_ad[31:0]
io_adp[3:0]
io_cs_l[n]
io_oe_l
io_wr_l
io_rdy
oe_to_cs