BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
252
Section 8: PCI Bus and HyperTransport Fabric
Document
1250_1125-UM100CB-R
Table 151: HyperTransport Isochronous Ignore Mask - Offset 60Bits [31:0]
Bits
Name
Default
Description
0
reserved
R/W 1’b0
Reserved
31:1
isocMask
R/W 31’b0 This specifies the mask of bits that are ignored when the comparison is done to force
t h e i sco ch ro no u s bi t. S ee
S ec ti on : “ F or ce I soc hr o no us M od e A dd r es s
Table 152: HyperTransport Error Control Register - Offset 68 Bits [23:0]
Bits
Name
Default
Description
0
ProtFatalEn
R/W 1’b0
If this bit is set a fatal interrupt will be raised when a protocol error is detected.
1
ProtNonFatalEn
R/W 1’b0
If this bit is set a nonfatal interrupt will be raised when a protocol error is
detected.
2
ProtSyncFloodEn
R/W 1’b0
If this bit is set a protocol error will cause SYNC flooding of the HyperTransport
link and the LinkFail bit will be set.
3
OvfFatalEn
R/W 1’b0
If this bit is set a fatal interrupt will be raised when a receive buffer overflow is
detected.
4
OvfNonFatalEn
R/W 1’b0
If this bit is set a nonfatal interrupt will be raised when a receive buffer overflow
is detected.
5
OvfSyncFloodEn
R/W 1’b0
If this bit is set a receive buffer overflow will cause SYNC flooding of the
HyperTransport link and the LinkFail bit will be set.
6
EocNxaFatalEn
R/W 1’b0
If this bit is set a fatal interrupt will be raised when a posted request to a
nonexistent address or response that does not match a request is detected.
(Non-posted requests will receive an NXA error in this case).
7
EocNxaNonFatalEn
R/W 1’b0
If this bit is set a nonfatal interrupt will be raised when a posted request to a
nonexistent address or response that does not match a request is detected.
(Non-posted requests will receive an NXA error in this case).
8
EocNxaSyncFloodEn
R/W 1’b0
If this bit is set a posted request needing an NXA or a response that does not
match a request will cause SYNC flooding of the HyperTransport link and the
LinkFail bit will be set.
9
CrcFatalEn
R/W 1’b0
If this bit is set a fatal interrupt will be raised when a receive CRC error is
detected.
10
CrcNonFatalEn
R/W 1’b0
If this bit is set a nonfatal interrupt will be raised when a receive CRC error is
detected.
11
SerrFatalEn
R/W 1’b0
The SerrEn bit in the Bridge Control register determines if an SERR will
generate an interrupt. If this bit is set a fatal interrupt will be raised, if clear a
nonfatal interrupt is used.
12
SrcTagFatalEn
R/W 1’b0
If this bit is set a fatal interrupt will be raised when a source tag error is
detected.
13
SrcTagNonFatalEn
R/W 1’b0
If this bit is set a nonfatal interrupt will be raised when a source tag error is
detected.
14
SrcTagSyncFloodEn
R/W 1’b0
If this bit is set a source tag error will cause SYNC flooding of the
HyperTransport link and the LinkFail bit will be set.
15
MapNxaFatalEn
R/W 1’b0
If this bit is set a fatal interrupt will be raised when an NXA error response is
sent to a request with zero source id.
16
MapNxaNonFatalEn
R/W 1’b0
If this bit is set a nonfatal interrupt will be raised when an NXA error response
is sent to a request with zero source id.
17
MapNxaSyncFloodEn
R/W 1’b0
If this bit is set an NXA error response to a request with zero source id will
cause SYNC flooding of the HyperTransport link and the LinkFail bit will be set.
23:18
Reserved
R/O 6’b0
Reserved