BL602/604 Reference Manual
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
INT
EN
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
INTPECN
Bits
Name
Type
Reset
Description
31:17
RSVD
16
INTEN
R/W
1’b0
PWM interrupt enable
15:0
INTPECN
R/W
16’d0
PWM interrupt period counter threshold
12.4.14 pwm2_clkdiv
Address
:
0x4000a460
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CLKDIV
Bits
Name
Type
Reset
Description
31:16
RSVD
15:0
CLKDIV
R/W
16’b0
PWM clock division
12.4.15 pwm2_thre1
Address
:
0x4000a464
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
THRE1
Bits
Name
Type
Reset
Description
31:16
RSVD
15:0
THRE1
R/W
16’b0
PWM first counter threshold, can’t be larger that pwm_-
thre2
BL602/604 Reference Manual
166/ 195
@2020 Bouffalo Lab