
www.austriamicrosystems.com
Revision 1.10
63 - 86
AS3542 3v2
Data Sheet, Strictly Confidential - R e g i s t e r D e f i n i t i o n
Table 59. Hibernation Register
Name
Base
Default
Hinbernation
2-wire serial
00h
Offset: 17h-6
PMU Hibernation Control Register
Hibernation starts when writing this register.
This is an extended register and needs to be enabled by writing 110b to Reg. 1Ch first.
This register is reset at a AVDD27-POR.
Bit
Bit Name
Default
Access
Bit Description
7:6
-
00
n/a
5
KEEP_PVDD2
0
R/W
Keeps the programmed PVDD2 level during hibernation.
0: power down PVDD2
1: keep PVDD2
4
KEEP_PVDD1
0
R/W
Keeps the programmed PVDD1 level during hibernation.
0: power down PVDD1
1: keep PVDD1
3:2
-
00
n/a
1
KEEP_CVDD2
0
R/W
Keeps the programmed CVDD2 level during hibernation.
0: power down CVDD2
1: keep CVDD2
0
KEEP_CVDD1
0
R/W
Keeps the programmed PVDD1 level during hibernation.
0: power down CVDD1
1: keep CVDD1
Table 60. DCDC_Cntr Register
Name
Base
Default
DCDC_Cntr
2-wire serial
00h
Offset: 17h-7
DC/DC Step Down Control Register
This is an extended register and needs to be enabled by writing 111b to Reg. 1Ch first.
This register is reset at a AVDD27-POR.
Bit
Bit Name
Default
Access
Bit Description
7
CVDD2_fast
0
R/W
Selects a faster regulation mode for CVDD2 suitable for larger
load changes.
0: normal mode, Cext=10uF
1: fast mode, Cext=22uF required
6
CVDD1_fast
0
R/W
Selects a faster regulation mode for CVDD1 suitable for larger
load changes.
0: normal mode, Cext=10uF
1: fast mode, Cext=22uF required
5
CVDD2_freq
0
R/W
Selects the switching frequency for DCDC2
0: 2MHz
1: 1MHz
4
CVDD1_freq
0
R/W
Selects the switching frequency for DCDC2
0: 2MHz
1: 1MHz