
www.austriamicrosystems.com
Revision 1.10
62 - 86
AS3542 3v2
Data Sheet, Strictly Confidential - R e g i s t e r D e f i n i t i o n
Table 57. CVDD1 Register
Name
Base
Default
CVDD1
2-wire serial
00h
Offset: 17h-1
CVDD1 DC/DC Buck Regulator Control Register
This is an extended register and needs to be enabled by writing 001b to Reg. 1Ch first.
This register is reset at a AVDD27-POR.
Bit
Bit Name
Default
Access
Bit Description
7
PROG_CVDD1
0
R/W
Selects the control mode for CVDD1
0: CVDD1 is in default mode controlled by pin VPRG1
1: CVDD1 is register controlled (Reg. 17-1h)
6:0
VSEL_CVDD1>6:0>
000000
R/W
The voltage select bits set the DC/DC output voltage level and
power the DC/DC converter down.
00h: DC/DC powered down
01h-40h: CVDD1=0.6V+VSEL_CVDD1*12.5mV
41h-70h: CVDD1=1.4V+VSEL_CVDD1*25mV
71h-7Fh: CVDD1=2.6V+VSEL_CVDD1*50mV
Table 58. CVDD2 Register
Name
Base
Default
CVDD2
2-wire serial
00h
Offset: 17h-2
CVDD2 DC/DC Buck Regulator Control Register
This is an extended register and needs to be enabled by writing 010b to Reg. 1Ch first.
This register is reset at a AVDD27-POR.
Bit
Bit Name
Default
Access
Bit Description
7
PROG_CVDD2
0
R/W
Selects the control mode for CVDD2
0: CVDD2 is in default mode controlled by pin VPRG2
1: CVDD2 is register controlled (Reg. 17-1h)
6:0
VSEL_CVDD2<6:0>
000000
R/W
The voltage select bits set the DC/DC output voltage level and
power the DC/DC converter down.
00h: DC/DC powered down
01h-40h: CVDD1=0.6V+VSEL_CVDD1*12.5mV
41h-70h: CVDD1=1.4V+VSEL_CVDD1*25mV
71h-7Fh: CVDD1=2.6V+VSEL_CVDD1*50mV