
www.austriamicrosystems.com
Revision 1.10
60 - 86
AS3542 3v2
Data Sheet, Strictly Confidential - R e g i s t e r D e f i n i t i o n
Table 53. DAC_IF Register
Name
Base
Default
DAC_IF
2-wire serial
00h
Offset: 12h
DAC Interface Register
Configures the DAC interface and digital gain on the I2S input stream.
This register is reset at a AVDD27-POR.
Bit
Bit Name
Default
Access
Bit Description
7
I2S_DIRECT
0
R/W
0: I2S master clock is generated by the internal PLL
1: signal on MCLK is used as I2S master clock
6
I2S_LOOP
0
R/W
0: normal operation
1: ADC output is connected to DAC input
5
I2S_ATTEN
0
R/W
0: normal operation
1: digital attenuation on I2S input data (SDI) enabled
4:0
SDI_ATTEN<4:0>
00000
R/W
digital volume settings I2S input data (SDI), adjustable in 32
steps @ 1.5dB; gain from SDI pin to DAC input
11111: -1.5 dB gain
11110: -3 dB gain
..
00001: -46.5 dB gain
00000: -48.0 dB gain
Table 54. AudioSet1 Register
Name
Base
Default
AudioSet1
2-wire serial
00h
Offset: 14h
First Audio Set Register
Powers the various audio inputs and outputs UP or DOWN.
Caution:
This control register resets and holds LineIn, DAC, and ADC related regis-
ters in reset. After activation the required register settings need to be re-
programmed.
This register is reset at a AVDD27-POR.
Bit
Bit Name
Default
Access
Bit Description
7
ADC_ON
0
R/W
0: ADC powered down
1: ADC enabled for recording
6
DAC_ON
0
R/W
0: DAC powered down
1: DAC enabled for playback
5
DAC_GST_ON
0
R/W
0: DAC gainstage powered down
1: DAC gainstage enabled (needed for playback via mixer)
4
SDI_MUTE
0
R/W
0: SDI nromal operation
1: SDI data muted (set to zero)
3
-
0
n/a
2
LIN_ON
0
R/W
0: Line Input powered down
1: Line Input enabled
1
-
0
n/a
0
MIC_ON
0
R/W
0: Microphone Input powered down
1: Microphone Input enabled