
www.austriamicrosystems.co
m
R
evi
sion 1.10
53
- 86
AS354
2 3v2
Dat
a
S
heet
, S
trict
ly
Conf
ide
n
tial
- R
e
g
is
te
r
D
e
fin
it
io
n
1Ch
PMU_Enable
0: open; 1: VDD27; 2: VDD17;
3: PVDD1; 4: PVDD2; 5: CVDD1;
6: CVDD2; 7: RVDD; 8: FVDD;
9: PWGD; A-F: not defined
SubRegister addresses for registers:
0x17: DCDC regulators
0x18: LDOs regulators
0x19: Charger
0x1A: IO_clock_control
0x1B: BackLight_DCDC
System Register
20h
SYSTEM
21h
SUPERVISOR
0: 10s;
1: 5s
VDD27-10%
-
Temp_ShutDown = 140°C - JTEMP_SUP*5°C -> (140°C...-15°C)
TEmp_IRQ = 120°C - JTEMP_SUP*5°C -> (120°C...-35°C)
23h
IRQENRD_0
-
-
-
-
24h
IRQENRD_1
-
-
-
25h
IRQENRD_2
-
-
-
26h
IRQENRD_3
-
-
27h
IRQENRD_4
0: 512ms; 1: 256ms;
2: 128ms; 3: 8ms
-
-
28h
RTC_Cntr
to be used for application purpose
-
-
29h
reserved
2Ah
RTC_0
QRTC<7:0>
2Bh
RTC_1
QRTC<15:8>
2Ch
RTC_2
QRTC<23:16>
2Dh
RTC_3
QRTC<31:24>
2Eh
ADC10_0
0: BVDD; 1: BVDDR; 2: CHGIN; 3: CHGOUT; 4: VBUS
5: DC_TEST; 6: BATTEMP; 7: MCLK; 8: MICS; A: I_MICS;
C: VBE_1uA; D: VBE_2uA; E: I_CHGact; F: I_CHGref
-
-
2Fh
ADC10_1
Table 42. I2C Register Overview
Addr
Name
b7
b6
b5
b4
b3
b2
b1
b0