508
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
27.2.16.10
PMC Clock Generator PLLB Register
Name:
CKGR_PLLBR
Address:
0x400E042C
Access:
Read-write
Possible limitations on PLLB input frequencies and multiplier factors should be checked before using the PMC.
This register can only be written if the WPEN bit is cleared in
“PMC Write Protect Mode Register”
• DIVB: Divider
0 = Divider output is stuck at 0.
1= Divider is bypassed (divide by 1)
2 up to 255 = clock is divided by DIVB
• PLLBCOUNT: PLLB Counter
Specifies the number of Slow Clock cycles x8 before the LOCKB bit is set in PMC_SR after CKGR_PLLBR is written.
• MULB: PLLB Multiplier
0 = The PLLB is deactivated.
1 up to 62 = The PLLB Clock frequency is the PLLB input frequency multiplied by MULB + 1.
31
30
29
28
27
26
25
24
–
–
–
–
–
MULB
23
22
21
20
19
18
17
16
MULB
15
14
13
12
11
10
9
8
–
–
PLLBCOUNT
7
6
5
4
3
2
1
0
DIVB
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...