
Programming Model
MVME2502 Installation and Use (6806800R96D
)
150
7.6.4
LBC Timing Parameters
The following table defines the timing parameters for the devices on the local bus.
Table 7-5 LBC Timing Parameters
0
1
2
3
4
5
6
MRAM
UART 0
UART 1
UART 2
UART 3
CPLD
Timers
BCTLD
0
0
0
0
0
0
0
CSNT
1
1
1
1
1
1
1
ACS
10
10
10
10
10
10
10
XACS
0
0
0
0
0
0
0
SCY
0011
0011
0011
0011
0011
0011
0011
SETA
0
0
0
0
0
0
0
TRLX
0
0
0
0
0
0
0
EHTR
0
0
0
0
0
0
0
EAD
0
0
0
0
0
0
0
Field Description
BCTLD
Buffer control disable.
0 - LBCTL is asserted upon access to the current memory bank.
CSNT
Chip Select negation time.
1 - LCSn and LWE are negated one quarter of the bus clock cycle earlier
ACS
Address to chip-select setup.
10 - LCSn is outputted one quarter bus clock cycle after the address lines.
XACS
Extra Address to chip-select setup
0 - Address to chip-select setup is determined by ORx[ACS]
SCY
Cycle length in bus clocks
0011 - bus clock cycle wait state
Summary of Contents for MVME2502
Page 1: ...MVME2502 Installation and Use P N 6806800R96D December 2014 ...
Page 12: ...MVME2502 Installation and Use 6806800R96D 12 List of Tables ...
Page 14: ...MVME2502 Installation and Use 6806800R96D 14 List of Figures ...
Page 20: ...MVME2502 Installation and Use 6806800R96D About this Manual 20 About this Manual ...
Page 30: ...MVME2502 Installation and Use 6806800R96D Sicherheitshinweise 30 ...
Page 52: ...Hardware Preparation and Installation MVME2502 Installation and Use 6806800R96D 52 ...
Page 108: ...Functional Description MVME2502 Installation and Use 6806800R96D 108 ...
Page 142: ...Boot System MVME2502 Installation and Use 6806800R96D 142 ...
Page 154: ...Programming Model MVME2502 Installation and Use 6806800R96D 154 ...
Page 162: ...Related Documentation MVME2502 Installation and Use 6806800R96D 162 ...
Page 163: ......