![ARTERY AT32F435 Series Reference Manual Download Page 72](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592072.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 72
Rev 2.03
Figure 4-2 System reset circuit
NRST
Filter
System
reset
Pulse
generator
(Min 20 µs)
WDT reset
WWDT reset
CPU software reset
Low-power management reset
IO
CTRL
standby return reset
NRST reset
4.2.2
Battery powered domain reset
Battery powered domain has two specific reset sources:
Software reset: triggered by setting the BPDRST bit in the battery powered domain control
register (CRM_BPDC)
VDD or VBAT power on, if both supplies have been powered off.
Software reset affects only the battery powered domain.
4.3 CRM registers
These peripheral registers have to be accessed by bytes (8 bits), half words (16 bits) or words (32 bits).
Table 4-1 CRM register map and reset values
Register
Offset
Reset value
CRM_CTRL
0x000
0x0000 XX83
CRM_PLLCFG
0x004
0x0003 3002
CRM_CFG
0x008
0x0000 0000
CRM_CLKINT
0x00C
0x0000 0000
CRM_AHBRST1
0x010
0x0000 0000
CRM_AHBRST2
0x014
0x0000 0000
CRM_AHBRST3
0x018
0x0000 0000
CRM_APB1RST
0x020
0x0000 0000
CRM_APB2RST
0x024
0x0000 0000
CRM_AHBEN1
0x030
0x0000 0000
CRM_AHBEN2
0x034
0x0000 0000
CRM_AHBEN3
0x038
0x0000 0000
CRM_APB1EN
0x040
0x0000 0000
CRM_APB2EN
0x044
0x0000 0000
CRM_AHBLPEN1
0x050
0x3F63 90FF
CRM_AHBLPEN2
0x054
0x0000 8081
CRM_AHBLPEN3
0x058
0x0000 C003
CRM_APB1LPEN
0x060
0xF6FE E9FF
CRM_APB2LPEN
0x064
0x2017 7733
CRM_BPDC
0x070
0x0000 0000
CRM_CTRLSTS
0x074
0x0C00 0000
CRM_MISC1
0x0A0
0x0000 0000
CRM_MISC2
0x0A4
0x0000 000D