![ARTERY AT32F435 Series Reference Manual Download Page 483](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592483.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 483
Rev 2.03
Bit 6
INEPTNAKMSK
0x0
rw
IN endpoint NAK effective mask
0: Interrupt masked
1: Interrupt unmasked
Bit 5
INTKNEPTMISMSK 0x0
rw
IN token received with EP mismatch mask
0: Interrupt masked
1: Interrupt unmasked
Bit 4
INTKNTXFEMPMSK 0x0
rw
IN token received when TxFIFO empty mask
0: Interrupt masked
1: Interrupt unmasked
Bit 3
TIMEOUTMSK
0x0
rw
Timeout condition mask (Non-isochronous endpoints))
0: Interrupt masked
1: Interrupt unmasked
Bit 2
Reserved
0x0
resd
Kept at its default value.
Bit 1
EPTDISMSK
0x0
rw
Endpoint disabled interrupt mask
0: Interrupt masked
1: Interrupt unmasked
Bit 0
XFERCMSK
0x0
rw
Transfer completed interrupt mask
0: Interrupt masked
1: Interrupt unmasked
21.6.5.5 OTGFS device OUT endpoint common interrupt mask register
(OTGFS_DOEPMSK)
This register works with each of the OTGFS_DOEPINTx registers for all endpoints to generate an OUT
endpoint interrupt. Each of the bits in the OTGFS_DOEPINTx registers can be masked by writing to the
register. All interrupts are masked by default.
Bit
Register
Reset value
Type
Description
Bit 31:10
Reserved
0x000000
resd
Kept at its default value.
Bit 9
BNAOUTMSK
0x0
rw
BNA interrupt mask
0: Interrupt masked
1: Interrupt unmasked
Bit 8
OUTPERRMSK
0x0
rw
OUT packet error mask
0: Interrupt masked
1: Interrupt unmasked
Bit 7
Reserved
0x0
resd
Kept at its default value.
Bit 6
B2BSETUPMSK
0x0
rw
Back-to-back SETUP packets received mask
0: Interrupt masked
1: Interrupt unmasked
Bit 5
Reserved
0x0
resd
Kept at its default value.
Bit 4
OUTTEPDMSK
0x0
rw
OUT token received when endpoint disabled mask
0: Interrupt masked
1: Interrupt unmasked
Bit 3
SETUPMSK
0x0
rw
SETUP phase done mask
Applies to control endpoints only.
0: Interrupt masked
1: Interrupt unmasked
Bit 2
Reserved
0x0
resd
Kept at its default value.
Bit 1
EPTDISMSK
0x0
rw
Endpoint disabled interrupt mask
0: Interrupt masked
1: Interrupt unmasked
Bit 0
XFERCMSK
0x0
rw
Transfer completed interrupt mask
0: Interrupt masked
1: Interrupt unmasked