![ARTERY AT32F435 Series Reference Manual Download Page 385](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592385.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 385
Rev 2.03
Bit 4
OCCS1
0x0
ro
ADC1 ordinary channel conversion start flag
This bit is the mapping bit of the OCCS bit in the
ADC1_STS register.
Bit 3
PCCS1
0x0
ro
ADC1 Preempted channel conversion start flag
This bit is the mapping bit of the PCCS bit in the
ADC1_STS register.
Bit 2
PCCE1
0x0
ro
ADC1 preempted channels conversion end flag
This bit is the mapping bit of the PCCE bit in the
ADC1_STS register.
Bit 1
OCCE1
0x0
ro
ADC1 ordinary channels conversion end flag
This bit is the mapping bit of the OCCE bit in the
ADC1_STS register.
Bit 0
VMOR1
0x0
ro
ADC1 voltage monitoring out of range flag
This bit is the mapping bit of the VMOR bit in the
ADC1_STS register.
18.6.18 ADC common control register (ADC_CSTS)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 Reserved
0x0000
resd
Kept at its default value.
Bit 23
ITSRVEN
0x0
rw
Internal temperature sensor and V
INTRV
enable
0: Disabled
1: Enabled
Bit 22
VBATEN
0x0
rw
V
BAT
enable)
0: Disabled
1: Enabled
Bit 21: 20 Reserved
0x0
resd
Kept at its default value.
Bit 19: 16 ADCDIV
0x0
rw
ADC division
0000: HCLK/2
0001: HCLK/3
…
1111: HCLK/17
Note:
The clock divided by this field are used by all ADCs.
The maximum value of the ADCCLK is 80 MHz. After this
division, the ADCCLK cannot be higher than PCLK2.
Bit 28
Bit 15: 14
MSDMASEL
0x0
rw
Ordinary channel DMA transfer mode select in master/
slave mode
MSDMASEL[2] is the 28
th
bit in the ADC_CCTRL register.
MSDMASEL[2: 0] is defined as follows:
000: No DMA transfer
001: DMA mode 1
010: DMA mode 2
011: DMA mode 3
100: DMA mode 4
101: DMA mode 5
110~111: Unused. Do not configure.
Note:
This field is applicable in master/slave mode. Refer to
Section