![ARTERY AT32F435 Series Reference Manual Download Page 375](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592375.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 375
Rev 2.03
Bit 7
PCCEIEN
0x0
rw
Conversion end interrupt enable on Preempted channels
0: Conversion end interrupt disabled on Preempted
channels
1: Conversion end interrupt enabled on Preempted
channels
Bit 6
VMORIEN
0x0
rw
Voltage monitoring out of range interrupt enable
0: Voltage monitoring out of range interrupt disabled
1: Voltage monitoring out of range interrupt enabled
Bit 5
CCEIEN
0x0
rw
Channel conversion end interrupt enable
0: Channel conversion end interrupt disabled
1: Channel conversion end interrupt enabled
Bit 4: 0
VMCSEL
0x00
rw
Voltage monitoring channel select
This filed is valid only when the VMSGEN is enabled.
00000: ADC_IN0 channel
00001: ADC_IN1 channel
……
01111: ADC_IN15 channel
10000: ADC_IN16 channel
10001: ADC_IN17 channel
10010~11111: Unused, configuration is not allowed.
18.6.3 ADC control register2 (ADC_CTRL2)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 30: 26 Reserved
0x00
resd
Kept at its default value
Bit 30
OCSWTRG
0x0
rw
Conversion of ordinary channels triggered by software
0: Conversion of ordinary channels not triggered
1: Conversion of ordinary channels triggered (This bit is
cleared by software or by hardware as soon as the
conversion starts)
Bit 29: 28 OCETE
0x0
rw
Ordinary channel external trigger edge select
00: Edge trigger forbidden
01: Rising edge
01: Falling edge
11: Any edge
Bit 31
Bit 27: 24
OCTESEL
0x0
rw
Ordinary channel conversion trigger event select
Note:
Refer to section
for details on bits.
Bit 22
PCSWTRG
0x0
rw
Conversion of preempted channels triggered by software
0: Conversion of preempted channels not triggered
1: Conversion of preempted channels triggered (This bit is
cleared by software or by hardware as soon as the
conversion starts)
Bit 21: 20 PCETE
0x0
rw
Preempted channel external trigger edge select
00: Edge trigger forbidden
01: Rising edge
01: Falling edge
11: Any edge
Bit 23
Bit 19: 16
PCTESEL
0x0
rw
Preempted channel conversion trigger event select
Note:
Refer to section
Bit 15: 12 Reserved
0x0
resd
Kept at its default value.